Part Number Hot Search : 
IRF1310N SMBJ70CA PTD3216 L8908 0EVKI DIM100 PP1500SC RT9172
Product Description
Full Text Search
 

To Download SLG55021-200010V Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  silego technology, inc. rev 1.02 ? 000-0055021-102 revised september 21, 2016 greenfet tm high voltage gate driver SLG55021-200010V block diagram features ? 5v 5% power supply ? slg55021 drain voltage range 1.0v to 20v ? internal gate voltage charge pump ? controlled turn on delay ? controlled load discharge rate ? controlled turn on slew rate ? stable slew rate (2% typ) over temperature range ? tdfn-8 package applications ? power rail switches ? hot plugging applications ? soft switching ? personal computers and servers ? data communications equipment pin configuration d gnd s g pg shdn# tdfn-8 on vcc (top view) 2 3 45 6 7 8 1 slg55021 d load g s on g + _ cc d 2 4 6 7 5 1 timing & logic shdn# 3 q-pump pg 8 discharge slg55021 for n-mosfets with v gs < 20v
000-0055021-102 page 2 of 8 SLG55021-200010V pin description overview the slg55021 n-channel fet gate driver is used for controlling a delayed turn on and ramping slew rate of the source voltage on n-channel fet switches from a cmos logi c level input. intended as a supporting c ontrol element for switched voltage rails in energy efficient, advanced power manage ment systems, the slg55021 also integrates circuits to discharge opened switched voltage rails. the gate driver is available in a variety of co nfigurations supporting a range of turn-on slew rates from 0.80v /ms up to 4v/ms which, depending on load supplying source voltages in the range of 1.0v to 20v results in ramp times from 200 ? s up to over 20ms (see application section). delays until the ra mp begins are source voltage independent and range from 250 ? s to 5ms. a power good condition is output to indicate that the ramp-up slew of the s ource voltage is finished. additionally, a n internal discharge circuit provides a controlled path to remo ve charge from open power ra ils. the slg55021 gate drive is packaged in an 8 pin dfn package. when used with external n-channel fets, the slg55021 supports lo w transient, energy efficient s witching of high current loads at source voltages ranging from 1.0v to 20v. pin name pin number type pin description vcc 1 power supply voltage on 2 input cmos logic level. high true shdn# 3 input shut down# - low true signal which immediately turns fet off gnd 4 gnd ground d 5 input fet drain connection s 6 input source connection g 7 output fet gate drive pg 8 output output cmos open drain - power good, indicates external fet fully on ordering information part number ramp slew rate (volts/ms) delay time (ms) discharge resistor (ohms) package type SLG55021-200010V 2.0 0.15 200 tdfn-8 SLG55021-200010Vtr 2.0 0.15 200 tdfn-8 - tape and reel (3k units)
000-0055021-102 page 3 of 8 SLG55021-200010V * if using an open drain to drive shdn#; pull up with 10k ? to v cc absolute maximum conditions parameter min. max. unit v d or v s to gnd -0.3 40.0 v voltage at logic input pins -0.3 6.5 v current at input pin -1.0 1.0 ma storage temperature range -65 150 c operating temperature range -55 125 c junction temperature -- 150 c esd human body model -- 2000 v esd machine model -- 200 v electrical characteristics (-10 c to 75 c) symbol parameter condition/note min. typ. max. unit v cc supply voltage 4.75 5.0 5.25 v i q quiescent current v g not ramping fet = on -- <7 10 ? a v g not ramping fet = off -- 0.1 1 ? a v d fet drain voltage slg55021 1.0 -- 20 v v gs gate-source voltage slg55021 8.0 11.5 13 v c g fet gate capacitance 500 -- 8000 pf t delay ramp delay range 1.5ms default, 500 ? s step 0.105 0.15 0.195 ms t slew fet turn on slew rate 1.4 2.0 2.6 v/ms i discharge internal discharge resistor nominal discharge time of ~100ms 10ma max rate 100 200 300 ? v ih high-level input voltage on, shdn# (200mv hysteresis) 2.4 -- 5.5 v v il low-level input voltage on, shdn# (200mv hysteresis) -- -- 0.4 v v oh high-level output voltage pg open drain -- -- 5.5 v i ol_logic logic low level output pg sink current 1 2 3 ma i ih * shdn# v ih = 3.3v -- -- <1.0 ? a i g_ol gate drive sink current 400 -- -- ? a i g_oh gate drive source current 32 -- -- ? a i d_ih drain pin current v d = 20v in standby -- -- <1.0 ? a i s_ih source pin current qu - iesent v s = 20v -- -- <1.0 ? a
000-0055021-102 page 4 of 8 SLG55021-200010V application example in a typical application, de-asserting on (l ow) or asserting the low true shut down signal (shdn#) turns off the external power n-fet. shdn# is provided as an asynchronous override to the on signal. when the fet is turned off, the voltage at the load is discharged through a resistor (typically 200 ohms) internal to the slg55021 with the discharge current limited to a maximum of 10ma. when on is asserted (high), gate voltage is not applied to the gate of the external power n-fet until after t delay then the gate source (vgs) voltage is ramped up to 11.5v above the source voltage v s at a slew rate determined by the internal slew rate control element internal to the slg55021. monotonic rise of vs is maintained even as id increases dramatically after the load device turn on threshold voltage is reached. after the source voltage has ramped up to its maximum steady state value, th e open drain pg (power good) signal is assert ed. pg may be used as the on contro l of a second slg55021 thereby providing power on sequence control of a number of swit ched power rails, or used in a ?wired and? with other pg signals to indicate all switched power rails are in a power good condition. the devices will not operate if vcc is below 3.5v. the waveforms shown illustrate the monotonic rise of the source voltage of a fet as gat e voltage is controlled to accommodate for variations in load current as the voltage is applied.
000-0055021-102 page 5 of 8 SLG55021-200010V package top marking system definition part id assembly code datecode lot revision 8 7 6 5 1 2 3 4 ? part id field: identifies the specific device configuration ? assembly code field: assembly location of the device. ? date code field: coded date of manufacture ? lot code: designates lot # ? revision code: device revision xx a dd l r
000-0055021-102 page 6 of 8 SLG55021-200010V package drawing and dimensions 8 lead tdfn package note: bottom side metal plate is at ground potential
000-0055021-102 page 7 of 8 SLG55021-200010V tape and reel specifications tape and reel drawing package type # of pins nominal package size units per reel trailer a leader b pocket tape(mm) reel diameter (mm) pockets length (mm) pockets length( mm) width pitch 8tdfn 8 2x2mm 3,000 42 168 42 168 8 4 178
000-0055021-102 page 8 of 8 SLG55021-200010V revision history date version change 9/26/2016 1.02 removed tbd values fixed typos


▲Up To Search▲   

 
Price & Availability of SLG55021-200010V

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X